Low-Power Methodology Manual- BooksLow-Power Methodology Manual- Books

"Managing power at 90nm and below introduces significant challenges to the design flow. The LPMM is a timely and immediately useful book that shows how the combination of tools, IP, and methodology can be used together to address power management." CSR Logo

Nick Salter,
Head of Chip Integration, CSR plc.

ARM & Synopsys Logos


Low Power Methodology Manual

The "Low Power Methodology Manual" (LPMM) is a comprehensive and practical guide to managing power in system-on-chip designs, critical to designers using 90-nanometer and below technology. The authors, all low power experts, are led by Michael Keating, Synopsys Fellow and principal author of the widely adopted Reuse Methodology Manual for System-on-Chip Design, and David Flynn, ARM R&D Fellow and original architect behind ARMís synthesizable CPU family and the AMBA® on-chip interconnect standard. Combining extensive commercial experience, deep scientific understanding, silicon technology case studies, and a pragmatic approach, the authors describe design techniques which address both dynamic and static (leakage) power, including methods for power gating and dynamic voltage and frequency scaling. For each topic, the authors describe the design challenge, provide a technology foundation, and then make specific recommendations as well as a caution against design pitfalls. This book is a must-read for anyone designing, or getting ready to design, SOC's for low power applications.